2019-10-27 17:12:58 +01:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2019 Carlo Caione <ccaione@baylibre.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2022-05-06 10:25:46 +02:00
|
|
|
#include <zephyr/device.h>
|
|
|
|
#include <zephyr/drivers/timer/arm_arch_timer.h>
|
|
|
|
#include <zephyr/drivers/timer/system_timer.h>
|
2022-10-04 15:33:53 +02:00
|
|
|
#include <zephyr/irq.h>
|
2022-05-06 10:25:46 +02:00
|
|
|
#include <zephyr/sys_clock.h>
|
|
|
|
#include <zephyr/spinlock.h>
|
|
|
|
#include <zephyr/arch/cpu.h>
|
2019-10-27 17:12:58 +01:00
|
|
|
|
2023-03-01 22:36:24 +01:00
|
|
|
#ifdef CONFIG_TIMER_READS_ITS_FREQUENCY_AT_RUNTIME
|
|
|
|
/* precompute CYC_PER_TICK at driver init to avoid runtime double divisions */
|
|
|
|
static uint32_t cyc_per_tick;
|
|
|
|
#define CYC_PER_TICK cyc_per_tick
|
|
|
|
#else
|
|
|
|
#define CYC_PER_TICK (uint32_t)(sys_clock_hw_cycles_per_sec() \
|
|
|
|
/ CONFIG_SYS_CLOCK_TICKS_PER_SEC)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* the unsigned long cast limits divisors to native CPU register width */
|
|
|
|
#define cycle_diff_t unsigned long
|
2019-10-27 17:12:58 +01:00
|
|
|
|
|
|
|
static struct k_spinlock lock;
|
2021-03-31 10:19:54 +02:00
|
|
|
static uint64_t last_cycle;
|
2023-03-01 22:36:24 +01:00
|
|
|
static uint64_t last_tick;
|
|
|
|
static uint32_t last_elapsed;
|
|
|
|
|
2022-06-28 23:58:40 +02:00
|
|
|
#if defined(CONFIG_TEST)
|
|
|
|
const int32_t z_sys_timer_irq_for_test = ARM_ARCH_TIMER_IRQ;
|
|
|
|
#endif
|
2019-10-27 17:12:58 +01:00
|
|
|
|
isr: Normalize usage of device instance through ISR
The goal of this patch is to replace the 'void *' parameter by 'struct
device *' if they use such variable or just 'const void *' on all
relevant ISRs
This will avoid not-so-nice const qualifier tweaks when device instances
will be constant.
Note that only the ISR passed to IRQ_CONNECT are of interest here.
In order to do so, the script fix_isr.py below is necessary:
from pathlib import Path
import subprocess
import pickle
import mmap
import sys
import re
import os
cocci_template = """
@r_fix_isr_0
@
type ret_type;
identifier P;
identifier D;
@@
-ret_type <!fn!>(void *P)
+ret_type <!fn!>(const struct device *P)
{
...
(
const struct device *D = (const struct device *)P;
|
const struct device *D = P;
)
...
}
@r_fix_isr_1
@
type ret_type;
identifier P;
identifier D;
@@
-ret_type <!fn!>(void *P)
+ret_type <!fn!>(const struct device *P)
{
...
const struct device *D;
...
(
D = (const struct device *)P;
|
D = P;
)
...
}
@r_fix_isr_2
@
type ret_type;
identifier A;
@@
-ret_type <!fn!>(void *A)
+ret_type <!fn!>(const void *A)
{
...
}
@r_fix_isr_3
@
const struct device *D;
@@
-<!fn!>((void *)D);
+<!fn!>(D);
@r_fix_isr_4
@
type ret_type;
identifier D;
identifier P;
@@
-ret_type <!fn!>(const struct device *P)
+ret_type <!fn!>(const struct device *D)
{
...
(
-const struct device *D = (const struct device *)P;
|
-const struct device *D = P;
)
...
}
@r_fix_isr_5
@
type ret_type;
identifier D;
identifier P;
@@
-ret_type <!fn!>(const struct device *P)
+ret_type <!fn!>(const struct device *D)
{
...
-const struct device *D;
...
(
-D = (const struct device *)P;
|
-D = P;
)
...
}
"""
def find_isr(fn):
db = []
data = None
start = 0
try:
with open(fn, 'r+') as f:
data = str(mmap.mmap(f.fileno(), 0).read())
except Exception as e:
return db
while True:
isr = ""
irq = data.find('IRQ_CONNECT', start)
while irq > -1:
p = 1
arg = 1
p_o = data.find('(', irq)
if p_o < 0:
irq = -1
break;
pos = p_o + 1
while p > 0:
if data[pos] == ')':
p -= 1
elif data[pos] == '(':
p += 1
elif data[pos] == ',' and p == 1:
arg += 1
if arg == 3:
isr += data[pos]
pos += 1
isr = isr.strip(',\\n\\t ')
if isr not in db and len(isr) > 0:
db.append(isr)
start = pos
break
if irq < 0:
break
return db
def patch_isr(fn, isr_list):
if len(isr_list) <= 0:
return
for isr in isr_list:
tmplt = cocci_template.replace('<!fn!>', isr)
with open('/tmp/isr_fix.cocci', 'w') as f:
f.write(tmplt)
cmd = ['spatch', '--sp-file', '/tmp/isr_fix.cocci', '--in-place', fn]
subprocess.run(cmd)
def process_files(path):
if path.is_file() and path.suffix in ['.h', '.c']:
p = str(path.parent) + '/' + path.name
isr_list = find_isr(p)
patch_isr(p, isr_list)
elif path.is_dir():
for p in path.iterdir():
process_files(p)
if len(sys.argv) < 2:
print("You need to provide a dir/file path")
sys.exit(1)
process_files(Path(sys.argv[1]))
And is run: ./fix_isr.py <zephyr root directory>
Finally, some files needed manual fixes such.
Fixes #27399
Signed-off-by: Tomasz Bursztyka <tomasz.bursztyka@linux.intel.com>
2020-06-17 14:58:56 +02:00
|
|
|
static void arm_arch_timer_compare_isr(const void *arg)
|
2019-10-27 17:12:58 +01:00
|
|
|
{
|
|
|
|
ARG_UNUSED(arg);
|
|
|
|
|
|
|
|
k_spinlock_key_t key = k_spin_lock(&lock);
|
|
|
|
|
2021-07-15 11:41:34 +02:00
|
|
|
#ifdef CONFIG_ARM_ARCH_TIMER_ERRATUM_740657
|
|
|
|
/*
|
|
|
|
* Workaround required for Cortex-A9 MPCore erratum 740657
|
|
|
|
* comp. ARM Cortex-A9 processors Software Developers Errata Notice,
|
|
|
|
* ARM document ID032315.
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (!arm_arch_timer_get_int_status()) {
|
|
|
|
/*
|
|
|
|
* If the event flag is not set, this is a spurious interrupt.
|
|
|
|
* DO NOT modify the compare register's value, DO NOT announce
|
|
|
|
* elapsed ticks!
|
|
|
|
*/
|
|
|
|
k_spin_unlock(&lock, key);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_ARM_ARCH_TIMER_ERRATUM_740657 */
|
|
|
|
|
2020-05-27 18:26:57 +02:00
|
|
|
uint64_t curr_cycle = arm_arch_timer_count();
|
2023-03-01 22:36:24 +01:00
|
|
|
uint64_t delta_cycles = curr_cycle - last_cycle;
|
|
|
|
uint32_t delta_ticks = (cycle_diff_t)delta_cycles / CYC_PER_TICK;
|
2019-10-27 17:12:58 +01:00
|
|
|
|
2023-03-01 22:36:24 +01:00
|
|
|
last_cycle += (cycle_diff_t)delta_ticks * CYC_PER_TICK;
|
|
|
|
last_tick += delta_ticks;
|
|
|
|
last_elapsed = 0;
|
2019-10-27 17:12:58 +01:00
|
|
|
|
2020-05-12 04:32:40 +02:00
|
|
|
if (!IS_ENABLED(CONFIG_TICKLESS_KERNEL)) {
|
2020-05-27 18:26:57 +02:00
|
|
|
uint64_t next_cycle = last_cycle + CYC_PER_TICK;
|
2019-10-27 17:12:58 +01:00
|
|
|
|
|
|
|
arm_arch_timer_set_compare(next_cycle);
|
2020-11-19 21:48:46 +01:00
|
|
|
arm_arch_timer_set_irq_mask(false);
|
|
|
|
} else {
|
|
|
|
arm_arch_timer_set_irq_mask(true);
|
2021-07-15 11:41:34 +02:00
|
|
|
#ifdef CONFIG_ARM_ARCH_TIMER_ERRATUM_740657
|
|
|
|
/*
|
|
|
|
* In tickless mode, the compare register is normally not
|
|
|
|
* updated from within the ISR. Yet, to work around the timer's
|
|
|
|
* erratum, a new value *must* be written while the interrupt
|
|
|
|
* is being processed before the interrupt is acknowledged
|
|
|
|
* by the handling interrupt controller.
|
|
|
|
*/
|
|
|
|
arm_arch_timer_set_compare(~0ULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Clear the event flag so that in case the erratum strikes (the timer's
|
|
|
|
* vector will still be indicated as pending by the GIC's pending register
|
|
|
|
* after this ISR has been executed) the error will be detected by the
|
|
|
|
* check performed upon entry of the ISR -> the event flag is not set,
|
|
|
|
* therefore, no actual hardware interrupt has occurred.
|
|
|
|
*/
|
|
|
|
arm_arch_timer_clear_int_status();
|
|
|
|
#else
|
2019-10-27 17:12:58 +01:00
|
|
|
}
|
2021-07-15 11:41:34 +02:00
|
|
|
#endif /* CONFIG_ARM_ARCH_TIMER_ERRATUM_740657 */
|
2019-10-27 17:12:58 +01:00
|
|
|
|
|
|
|
k_spin_unlock(&lock, key);
|
|
|
|
|
2021-03-31 10:19:54 +02:00
|
|
|
sys_clock_announce(delta_ticks);
|
2019-10-27 17:12:58 +01:00
|
|
|
}
|
|
|
|
|
2021-02-25 21:33:15 +01:00
|
|
|
void sys_clock_set_timeout(int32_t ticks, bool idle)
|
2019-10-27 17:12:58 +01:00
|
|
|
{
|
2020-05-12 04:32:40 +02:00
|
|
|
#if defined(CONFIG_TICKLESS_KERNEL)
|
2019-10-27 17:12:58 +01:00
|
|
|
|
2023-03-01 22:36:24 +01:00
|
|
|
if (ticks == K_TICKS_FOREVER) {
|
|
|
|
if (idle) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
ticks = INT32_MAX;
|
2019-10-27 17:12:58 +01:00
|
|
|
}
|
|
|
|
|
2022-06-17 04:53:15 +02:00
|
|
|
/*
|
2023-03-01 22:36:24 +01:00
|
|
|
* Clamp the max period length to a number of cycles that can fit
|
|
|
|
* in half the range of a cycle_diff_t for native width divisions
|
|
|
|
* to be usable elsewhere. Also clamp it to half the range of an
|
|
|
|
* int32_t as this is the type used for elapsed tick announcements.
|
|
|
|
* The half range gives us one bit of extra room to cope with the
|
|
|
|
* unavoidable IRQ servicing latency (we never need as much but this
|
|
|
|
* is simple). The compiler should optimize away the least restrictive
|
|
|
|
* of those tests automatically.
|
2022-06-17 04:53:15 +02:00
|
|
|
*/
|
2023-03-01 22:36:24 +01:00
|
|
|
ticks = CLAMP(ticks, 0, (cycle_diff_t)-1 / 2 / CYC_PER_TICK);
|
|
|
|
ticks = CLAMP(ticks, 0, INT32_MAX / 2);
|
2019-10-27 17:12:58 +01:00
|
|
|
|
2023-03-01 22:36:24 +01:00
|
|
|
k_spinlock_key_t key = k_spin_lock(&lock);
|
|
|
|
uint64_t next_cycle = (last_tick + last_elapsed + ticks) * CYC_PER_TICK;
|
2019-10-27 17:12:58 +01:00
|
|
|
|
2023-03-01 22:36:24 +01:00
|
|
|
arm_arch_timer_set_compare(next_cycle);
|
2020-11-19 21:48:46 +01:00
|
|
|
arm_arch_timer_set_irq_mask(false);
|
2019-10-27 17:12:58 +01:00
|
|
|
k_spin_unlock(&lock, key);
|
|
|
|
|
2020-12-21 21:39:04 +01:00
|
|
|
#else /* CONFIG_TICKLESS_KERNEL */
|
2020-12-21 21:41:10 +01:00
|
|
|
ARG_UNUSED(ticks);
|
2020-12-21 21:39:04 +01:00
|
|
|
ARG_UNUSED(idle);
|
2019-10-27 17:12:58 +01:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2021-02-25 21:33:15 +01:00
|
|
|
uint32_t sys_clock_elapsed(void)
|
2019-10-27 17:12:58 +01:00
|
|
|
{
|
|
|
|
if (!IS_ENABLED(CONFIG_TICKLESS_KERNEL)) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
k_spinlock_key_t key = k_spin_lock(&lock);
|
2023-03-01 22:36:24 +01:00
|
|
|
uint64_t curr_cycle = arm_arch_timer_count();
|
|
|
|
uint64_t delta_cycles = curr_cycle - last_cycle;
|
|
|
|
uint32_t delta_ticks = (cycle_diff_t)delta_cycles / CYC_PER_TICK;
|
2019-10-27 17:12:58 +01:00
|
|
|
|
2023-03-01 22:36:24 +01:00
|
|
|
last_elapsed = delta_ticks;
|
2019-10-27 17:12:58 +01:00
|
|
|
k_spin_unlock(&lock, key);
|
2023-03-01 22:36:24 +01:00
|
|
|
return delta_ticks;
|
2019-10-27 17:12:58 +01:00
|
|
|
}
|
|
|
|
|
2021-03-12 18:46:52 +01:00
|
|
|
uint32_t sys_clock_cycle_get_32(void)
|
2019-10-27 17:12:58 +01:00
|
|
|
{
|
2020-05-27 18:26:57 +02:00
|
|
|
return (uint32_t)arm_arch_timer_count();
|
2019-10-27 17:12:58 +01:00
|
|
|
}
|
2020-11-09 08:49:21 +01:00
|
|
|
|
2021-10-30 02:10:35 +02:00
|
|
|
uint64_t sys_clock_cycle_get_64(void)
|
|
|
|
{
|
|
|
|
return arm_arch_timer_count();
|
|
|
|
}
|
|
|
|
|
2020-11-09 08:49:21 +01:00
|
|
|
#ifdef CONFIG_ARCH_HAS_CUSTOM_BUSY_WAIT
|
|
|
|
void arch_busy_wait(uint32_t usec_to_wait)
|
|
|
|
{
|
|
|
|
if (usec_to_wait == 0) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t start_cycles = arm_arch_timer_count();
|
|
|
|
|
|
|
|
uint64_t cycles_to_wait = sys_clock_hw_cycles_per_sec() / USEC_PER_SEC * usec_to_wait;
|
|
|
|
|
|
|
|
for (;;) {
|
|
|
|
uint64_t current_cycles = arm_arch_timer_count();
|
|
|
|
|
|
|
|
/* this handles the rollover on an unsigned 32-bit value */
|
|
|
|
if ((current_cycles - start_cycles) >= cycles_to_wait) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
2020-11-09 08:51:00 +01:00
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
void smp_timer_init(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* set the initial status of timer0 of each secondary core
|
|
|
|
*/
|
2023-03-01 22:36:24 +01:00
|
|
|
arm_arch_timer_set_compare(last_cycle + CYC_PER_TICK);
|
2020-11-09 08:51:00 +01:00
|
|
|
arm_arch_timer_enable(true);
|
|
|
|
irq_enable(ARM_ARCH_TIMER_IRQ);
|
|
|
|
arm_arch_timer_set_irq_mask(false);
|
|
|
|
}
|
|
|
|
#endif
|
2021-11-04 12:51:39 +01:00
|
|
|
|
|
|
|
static int sys_clock_driver_init(const struct device *dev)
|
|
|
|
{
|
|
|
|
ARG_UNUSED(dev);
|
|
|
|
|
|
|
|
IRQ_CONNECT(ARM_ARCH_TIMER_IRQ, ARM_ARCH_TIMER_PRIO,
|
|
|
|
arm_arch_timer_compare_isr, NULL, ARM_ARCH_TIMER_FLAGS);
|
|
|
|
arm_arch_timer_init();
|
2023-03-01 22:36:24 +01:00
|
|
|
#ifdef CONFIG_TIMER_READS_ITS_FREQUENCY_AT_RUNTIME
|
|
|
|
cyc_per_tick = sys_clock_hw_cycles_per_sec() / CONFIG_SYS_CLOCK_TICKS_PER_SEC;
|
|
|
|
#endif
|
2021-11-04 12:51:39 +01:00
|
|
|
arm_arch_timer_enable(true);
|
2023-03-01 22:36:24 +01:00
|
|
|
last_tick = arm_arch_timer_count() / CYC_PER_TICK;
|
|
|
|
last_cycle = last_tick * CYC_PER_TICK;
|
|
|
|
arm_arch_timer_set_compare(last_cycle + CYC_PER_TICK);
|
2021-11-04 12:51:39 +01:00
|
|
|
irq_enable(ARM_ARCH_TIMER_IRQ);
|
|
|
|
arm_arch_timer_set_irq_mask(false);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
SYS_INIT(sys_clock_driver_init, PRE_KERNEL_2,
|
|
|
|
CONFIG_SYSTEM_CLOCK_INIT_PRIORITY);
|